Datasheet Texas Instruments TLV1548-EP — Ficha de datos
Fabricante | Texas Instruments |
Serie | TLV1548-EP |
Producto mejorado de bajo voltaje de 10 bits Adc con control en serie y 8 entradas analógicas
Hojas de datos
Low-Voltage 10-Bit Analog-to-Digital Converter w/Serial Control & 8 Analog Input datasheet
PDF, 686 Kb, Revisión: A, Archivo publicado: dic 5, 2003
Extracto del documento
Precios
Estado
TLV1548QDBREP | V62/04618-01XE | |
---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No | No |
Embalaje
TLV1548QDBREP | V62/04618-01XE | |
---|---|---|
N | 1 | 2 |
Pin | 20 | 20 |
Package Type | DB | DB |
Industry STD Term | SSOP | SSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 2000 | 2000 |
Carrier | LARGE T&R | LARGE T&R |
Device Marking | 1548QE | 1548QE |
Width (mm) | 5.3 | 5.3 |
Length (mm) | 7.2 | 7.2 |
Thickness (mm) | 1.95 | 1.95 |
Pitch (mm) | .65 | .65 |
Max Height (mm) | 2 | 2 |
Mechanical Data | Descargar | Descargar |
Paramétricos
Parameters / Models | TLV1548QDBREP | V62/04618-01XE |
---|---|---|
# Input Channels | 8 | 8 |
Analog Voltage AVDD(Max), V | 5.5 | 5.5 |
Analog Voltage AVDD(Min), V | 2.7 | 2.7 |
Architecture | SAR | SAR |
Digital Supply(Max), V | 5.5 | 5.5 |
Digital Supply(Min), V | 2.7 | 2.7 |
INL(Max), +/-LSB | 1 | 1 |
Interface | SPI | SPI |
Operating Temperature Range, C | -40 to 125 | -40 to 125 |
Package Group | SSOP | SSOP |
Package Size: mm2:W x L, PKG | 20SSOP: 56 mm2: 7.8 x 7.2(SSOP) | 20SSOP: 56 mm2: 7.8 x 7.2(SSOP) |
Power Consumption(Typ), mW | 1.05 | 1.05 |
Rating | HiRel Enhanced Product | HiRel Enhanced Product |
Reference Mode | Ext | Ext |
Resolution, Bits | 10 | 10 |
Sample Rate (max), SPS | 85kSPS | 85kSPS |
Plan ecológico
TLV1548QDBREP | V62/04618-01XE | |
---|---|---|
RoHS | Obediente | Obediente |
Notas de aplicación
- Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different - Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, Archivo publicado: marzo 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
Linea modelo
Serie: TLV1548-EP (2)
Clasificación del fabricante
- Semiconductors> Space & High Reliability> Data Converter> Analog to Digital Converters