Datasheet Texas Instruments THS5641A — Ficha de datos
Fabricante | Texas Instruments |
Serie | THS5641A |
Convertidor digital a analógico (DAC) de 8 bits y 100 MSPS
Hojas de datos
8-Bit, 100 MSPS, CommsDAC(TM) Digital-to-Analog Converter datasheet
PDF, 915 Kb, Revisión: A, Archivo publicado: sept 25, 2002
Extracto del documento
8-Bit, 100 MSPS, CommsDAC(TM) Digital-to-Analog Converter (Rev. A)
PDF, 915 Kb, Revisión: A, Archivo publicado: sept 25, 2002
Precios
Estado
THS5641AIDW | THS5641AIDWG4 | THS5641AIDWR | THS5641AIPW | THS5641AIPWG4 | THS5641AIPWR | |
---|---|---|---|---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | Sí | Sí | Sí | Sí | No | No |
Embalaje
THS5641AIDW | THS5641AIDWG4 | THS5641AIDWR | THS5641AIPW | THS5641AIPWG4 | THS5641AIPWR | |
---|---|---|---|---|---|---|
N | 1 | 2 | 3 | 4 | 5 | 6 |
Pin | 28 | 28 | 28 | 28 | 28 | 28 |
Package Type | DW | DW | DW | PW | PW | PW |
Industry STD Term | SOIC | SOIC | SOIC | TSSOP | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 20 | 20 | 1000 | 50 | 50 | 2000 |
Carrier | TUBE | TUBE | LARGE T&R | TUBE | TUBE | LARGE T&R |
Device Marking | THS5641AI | THS5641AI | THS5641AI | TJ5641A | TJ5641A | TJ5641A |
Width (mm) | 7.5 | 7.5 | 7.5 | 4.4 | 4.4 | 4.4 |
Length (mm) | 17.9 | 17.9 | 17.9 | 9.7 | 9.7 | 9.7 |
Thickness (mm) | 2.35 | 2.35 | 2.35 | 1 | 1 | 1 |
Pitch (mm) | 1.27 | 1.27 | 1.27 | .65 | .65 | .65 |
Max Height (mm) | 2.65 | 2.65 | 2.65 | 1.2 | 1.2 | 1.2 |
Mechanical Data | Descargar | Descargar | Descargar | Descargar | Descargar | Descargar |
Paramétricos
Parameters / Models | THS5641AIDW | THS5641AIDWG4 | THS5641AIDWR | THS5641AIPW | THS5641AIPWG4 | THS5641AIPWR |
---|---|---|---|---|---|---|
Approx. Price (US$) | 3.19 | 1ku | 3.19 | 1ku | ||||
Architecture | Current Source | Current Source | Current Source | Current Source | Current Source | Current Source |
DAC Channels | 1 | 1 | 1 | 1 | ||
DAC: Channels | 1 | 1 | ||||
Interface | Parallel CMOS | Parallel CMOS | Parallel CMOS | Parallel CMOS | Parallel CMOS | Parallel CMOS |
Interpolation | 1x | 1x | 1x | 1x | ||
Operating Temperature Range, C | -40 to 85 | -40 to 85 | -40 to 85 | -40 to 85 | ||
Operating Temperature Range(C) | -40 to 85 | -40 to 85 | ||||
Package Group | SOIC | SOIC | SOIC | TSSOP | TSSOP | TSSOP |
Package Size(mm2=WxL) | 28SOIC: 184 mm2: 10.3 x 17.9 | 28TSSOP: 62 mm2: 6.4 x 9.7 | ||||
Package Size: mm2:W x L, PKG | 28SOIC: 184 mm2: 10.3 x 17.9(SOIC) | 28SOIC: 184 mm2: 10.3 x 17.9(SOIC) | 28TSSOP: 62 mm2: 6.4 x 9.7(TSSOP) | 28TSSOP: 62 mm2: 6.4 x 9.7(TSSOP) | ||
Power Consumption(Typ), mW | 100 | 100 | 100 | 100 | ||
Power Consumption(Typ)(mW) | 100 | 100 | ||||
Rating | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog |
Resolution, Bits | 8 | 8 | 8 | 8 | ||
Resolution(Bits) | 8 | 8 | ||||
SFDR, dB | 55 | 55 | 55 | 55 | ||
SFDR(dB) | 67 | 67 | ||||
SNR(dB) | 50 | 50 | ||||
Sample / Update Rate, MSPS | 100 | 100 | 100 | 100 | ||
Sample / Update Rate(MSPS) | 100 | 100 | ||||
Settling Time(?s) | 0.035 | 0.035 |
Plan ecológico
THS5641AIDW | THS5641AIDWG4 | THS5641AIDWR | THS5641AIPW | THS5641AIPWG4 | THS5641AIPWR | |
---|---|---|---|---|---|---|
RoHS | Obediente | Obediente | Obediente | Obediente | Obediente | Obediente |
Pb gratis | Sí | Sí |
Notas de aplicación
- Wideband Complementary Current Output DAC Single-Ended InterfacePDF, 597 Kb, Archivo publicado: jun 21, 2005
High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op ampdifferential to single-ended stage has often been used. This application note steps through the exact design equations required to achieve gain matching from each output as well as a matched input impedance to each of the DA - Noise Analysis for High Speed Op Amps (Rev. A)PDF, 256 Kb, Revisión: A, Archivo publicado: enero 17, 2005
As system bandwidths have increased an accurate estimate of the noise contribution for each element in the signal channel has become increasingly important. Many designers are not however particularly comfortable with the calculations required to predict the total noise for an op amp or in the conversions between the different descriptions of noise. Considerable inconsistency between manufactu - Wideband Complementary Current Output DAC Single-Ended InterfacePDF, 597 Kb, Archivo publicado: jun 21, 2005
High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op amp differential to single-end - Noise Analysis for High Speed Op Amps (Rev. A)PDF, 256 Kb, Revisión: A, Archivo publicado: enero 17, 2005
As system bandwidths have increased, an accurate estimate of the noise contribution for each element in the signal channel has become increasingly important. Many designers are not, however, particula
Linea modelo
Serie: THS5641A (6)
Clasificación del fabricante
- Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)