Datasheet Texas Instruments SN74LVT8986 — Ficha de datos

FabricanteTexas Instruments
SerieSN74LVT8986
Datasheet Texas Instruments SN74LVT8986

Puertos de escaneo direccionables de enlace de 3.3 V Transceptor de derivación IEEE STD 1149.1 (JTAG) multidireccional direccionable

Hojas de datos

3.3-V Linking Addressable Scan Ports Multidrop-Addressable IEEE STD 1149.1 (JTAG datasheet
PDF, 905 Kb, Revisión: E, Archivo publicado: mayo 14, 2007
Extracto del documento

Precios

Estado

SN74LVT8986PMSN74LVT8986ZGV
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

SN74LVT8986PMSN74LVT8986ZGV
N12
Pin6464
Package TypePMZGV
Industry STD TermLQFPBGA MICROSTAR
JEDEC CodeS-PQFP-GS-PBGA-N
Package QTY160348
CarrierJEDEC TRAY (10+1)JEDEC TRAY (5+1)
Device MarkingLVT8986LVT8986
Width (mm)108
Length (mm)108
Thickness (mm)1.4.9
Pitch (mm).5.8
Max Height (mm)1.61.4
Mechanical DataDescargarDescargar

Plan ecológico

SN74LVT8986PMSN74LVT8986ZGV
RoHSObedienteObediente

Notas de aplicación

  • Cascading Multiple Linking Addressable Scan Port Devices
    PDF, 216 Kb, Archivo publicado: nov 5, 2002
    This application report is intended to illustrate the capability of cascading multiple Texas Instruments (TI) linking addressable scan port (LASP) devices. It explains configuring the secondary test access ports (TAPs) of cascaded LASPs with the help of a single linking shadow protocol and protocol-bypass inputs. Several examples of linking shadow protocol, along with timing requirements and scan
  • Programming CPLDs Via the 'LVT8986 LASP
    PDF, 819 Kb, Archivo publicado: nov 1, 2005
    This application report summarizes key information required for understanding the 'LVT8986 linking addressable scan ports (LASPs) multidrop addressable IEEE Std 1149.1 (JTAG) test access port (TAP) transceiver. This report includes information about the 'LVT8986 secondary TAPs, bypass and linking shadow protocol, scan-path description languages, serial vector format files, and an example of how to
  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, Revisión: A, Archivo publicado: marzo 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, Archivo publicado: dic 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.

Linea modelo

Serie: SN74LVT8986 (2)

Clasificación del fabricante

  • Semiconductors> Logic> Specialty Logic> Boundary Scan (JTAG) Logic