Datasheet Texas Instruments SN74GTLPH32945 — Ficha de datos

FabricanteTexas Instruments
SerieSN74GTLPH32945
Datasheet Texas Instruments SN74GTLPH32945

Transceptor de bus LVTTL a GTLP de 32 bits

Hojas de datos

32-Bit LVTTL-to-GTLP Bus Transceiver datasheet
PDF, 739 Kb, Revisión: C, Archivo publicado: nov 28, 2001
Extracto del documento

Precios

Estado

SN74GTLPH32945KR
Estado del ciclo de vidaNRND (No recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

SN74GTLPH32945KR
N1
Pin96
Package TypeGKE
Industry STD TermBGA MICROSTAR
JEDEC CodeR-PBGA-N
Package QTY1000
CarrierLARGE T&R
Device MarkingGM945
Width (mm)5.5
Length (mm)13.5
Thickness (mm).9
Pitch (mm).8
Max Height (mm)1.4
Mechanical DataDescargar

Plan ecológico

SN74GTLPH32945KR
RoHSSee ti.com

Notas de aplicación

  • Texas Instruments GTLP Frequently Asked Questions
    PDF, 496 Kb, Archivo publicado: enero 1, 2001
    Using a question-and-answer format, advantages of TI?s GTLP devices, particularly for backplane applications, are presented, as well as differences between GTLP and GTL/LVDS devices. Applicable topics include data throughput rates, synchronous clocks, price and alternative sources, bus transceivers, live insertion, power consumption, backplane termination, voltage translation, IBIS and HSPICE mode
  • Logic in Live-Insertion Applications With a Focus on GTLP
    PDF, 493 Kb, Archivo publicado: enero 14, 2002
    Live-insertion capability is an essential part of today?s high-speed data systems because those systems are expected to run continuously without being powered down. This application report delves into the cause and prevention of live-insertion and nanosecond-discontinuity effects, using both simulation and actual test measurements from a specially built GTLP EVM. Hypothetical cases for precharge c
  • Achieving Maximum Speed on Parallel Buses With Gunning Transceiver Logic (GTLP)
    PDF, 585 Kb, Archivo publicado: abr 5, 2001
    This application report compares two approaches for synchronous bus-system designs. The focus of the report is the comparison of a system using central-synchronous system clock (CSSC) with a system operated with a source-synchronous system clock (SSSC).The basic characteristics of lines, key factors that influence the bus line delay, and the impedance of bus lines are described.The theoretical
  • Fast GTLP Backplanes With the GTLPH1655 (Rev. A)
    PDF, 1.1 Mb, Revisión: A, Archivo publicado: sept 19, 2000
    This revision of the Fast GTL Backplanes With the GTL1655 application report addresses improvements, such as the improved OECE circuitry and implementation of theTexas Instruments TI-OPCE circuitry, that have been incorporated in the GTLPH1655 device. These improvements significantly improve signal integrity in distributed loads.This application report describes the physical principles of fast
  • Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices
    PDF, 209 Kb, Archivo publicado: mayo 10, 2002
    Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features

Linea modelo

Serie: SN74GTLPH32945 (1)

Clasificación del fabricante

  • Semiconductors> Logic> Backplane Logic (GTL/TTL/BTL/ECL Transceiver/Translator)