Datasheet Texas Instruments SN65LVDS100DGKR — Ficha de datos
Fabricante | Texas Instruments |
Serie | SN65LVDS100 |
Numero de parte | SN65LVDS100DGKR |
2 Gbps LVDS / LVPECL / CML a LVDS Buffer / Repetidor / Traductor 8-VSSOP -40 a 85
Hojas de datos
SN65LVDx10x Differential Translator/Repeater datasheet
PDF, 1.6 Mb, Revisión: E, Archivo publicado: jul 20, 2015
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No |
Embalaje
Pin | 8 |
Package Type | DGK |
Industry STD Term | VSSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 2500 |
Carrier | LARGE T&R |
Device Marking | AZK |
Width (mm) | 3 |
Length (mm) | 3 |
Thickness (mm) | .97 |
Pitch (mm) | .65 |
Max Height (mm) | 1.07 |
Mechanical Data | Descargar |
Paramétricos
Device Type | Buffer |
ESD HBM | 5 kV |
Function | Repeater/Translator |
ICC(Max) | 30 mA |
Input Signal | CML,LVDS,LVPECL |
No. of Rx | 1 |
No. of Tx | 1 |
Operating Temperature Range | -40 to 85 C |
Output Signal | LVDS |
Package Group | VSSOP |
Package Size: mm2:W x L | 8VSSOP: 15 mm2: 4.9 x 3(VSSOP) PKG |
Protocols | LVDS |
Signaling Rate | 2000 Mbps |
Plan ecológico
RoHS | Obediente |
Kits de diseño y Módulos de evaluación
- Evaluation Modules & Boards: SN65LVDS100EVM
SN65LVDS100 Evaluation Module
Estado del ciclo de vida: Activo (Recomendado para nuevos diseños) - Evaluation Modules & Boards: SN65CML100EVM
SN65CML100 Evaluation Module
Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)
Notas de aplicación
- Signaling Rate vs. Distance for Differential BuffersPDF, 420 Kb, Archivo publicado: enero 26, 2010
- DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CMLPDF, 135 Kb, Archivo publicado: feb 19, 2003
- AC Coupling Between Differential LVPECL, LVDS, HSTL and CML (Rev. C)PDF, 417 Kb, Revisión: C, Archivo publicado: oct 17, 2007
This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this reportare low-voltage positive-referenced emitter coupled logic (LVPECL), low-voltage differential signals (LVDS), high-speed transceiver logic (HSTL), and current-modelogic (CML). From these four differential signaling levels, 16
Linea modelo
Serie: SN65LVDS100 (8)
Clasificación del fabricante
- Semiconductors > Interface > LVDS/M-LVDS/PECL > Buffers, Drivers/Receivers and Cross-Points