Datasheet Texas Instruments DS99R103TVSX/NOPB — Ficha de datos
Fabricante | Texas Instruments |
Serie | DS99R103 |
Numero de parte | DS99R103TVSX/NOPB |
3-40MHz DC- Serializador LVDS balanceado de 24 bits 48-TQFP
Hojas de datos
DS99R103/DS99R104 3-40MHz DC-Balanced 24-Bit LVDS Serializer and Deserializer datasheet
PDF, 1.0 Mb, Revisión: D, Archivo publicado: abr 16, 2013
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No |
Embalaje
Pin | 48 | 48 |
Package Type | PFB | PFB |
Industry STD Term | TQFP | TQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G |
Package QTY | 1000 | 1000 |
Carrier | LARGE T&R | LARGE T&R |
Device Marking | DS99R103 | TVS |
Width (mm) | 7 | 7 |
Length (mm) | 7 | 7 |
Thickness (mm) | 1 | 1 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 |
Mechanical Data | Descargar | Descargar |
Paramétricos
Approx. Price (US$) | 4.56 | 1ku |
Color Depth(bpp) | 18 |
Diagnostics | - |
EMI Reduction | - |
Function | Serializer |
Input Compatibility | LVCMOS |
Operating Temperature Range(C) | -40 to 85 |
Output Compatibility | FPD-Link LVDS |
Package Group | TQFP |
Package Size: mm2:W x L (PKG) | 48TQFP: 81 mm2: 9 x 9(TQFP) |
Pixel Clock Min(MHz) | 3 |
Pixel Clock(Max)(MHz) | 40 |
Rating | Catalog |
Signal Conditioning | Pre-Emphasis |
Special Features | - |
SupplyVoltage(Volt) | 3.3 |
Total Throughput(Mbps) | 960 |
Plan ecológico
RoHS | Obediente |
Pb gratis | Sí |
Notas de aplicación
- LVDS Repeaters and Crosspoints Extend the Reach of FPD-Link II Interfaces (Rev. A)PDF, 101 Kb, Revisión: A, Archivo publicado: abr 29, 2013
This application note introduces Texas Instrument’s LVDS devices with built-in pre-emphasis andequalization circuits, recommends when it makes sense to employ them with the FPD-Link II SER/DES,shows how to optimally interface them to the SER/DES, and discusses distance gains that may berealized with their signal enhancing functions. - Extending the Reach of a FPD-Link II Interface with Cable Drivers and Equalizers (Rev. A)PDF, 118 Kb, Revisión: A, Archivo publicado: abr 26, 2013
TI's family of embedded clock LVDS SER/DES (FPD-link II) provides a 2-wire serial interface for displayapplications up to distances of 10 meters.
Linea modelo
Serie: DS99R103 (4)
- DS99R103TSQ/NOPB DS99R103TSQX/NOPB DS99R103TVS/NOPB DS99R103TVSX/NOPB
Clasificación del fabricante
- Semiconductors > Interface > Display & Imaging SerDes > FPD-Link II SerDes