Datasheet Texas Instruments DS92LV18 — Ficha de datos
Fabricante | Texas Instruments |
Serie | DS92LV18 |
Serializador / deserializador de bus LVDS de 18 bits - 15-66 MHz
Hojas de datos
DS92LV18 18-Bit Bus LVDS Serializer/Deserializer - 15-66 MHz datasheet
PDF, 1.3 Mb, Revisión: E, Archivo publicado: abr 18, 2013
Extracto del documento
Precios
Estado
DS92LV18TVV/NOPB | DS92LV18TVVX/NOPB | |
---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | Sí | No |
Embalaje
DS92LV18TVV/NOPB | DS92LV18TVVX/NOPB | |
---|---|---|
N | 1 | 2 |
Pin | 80 | 80 |
Package Type | PN | PN |
Industry STD Term | LQFP | LQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G |
Package QTY | 119 | 1000 |
Carrier | TUBE | LARGE T&R |
Device Marking | DS92LV18TVV | >B |
Width (mm) | 12 | 12 |
Length (mm) | 12 | 12 |
Thickness (mm) | 1.4 | 1.4 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1.6 | 1.6 |
Mechanical Data | Descargar | Descargar |
Paramétricos
Parameters / Models | DS92LV18TVV/NOPB | DS92LV18TVVX/NOPB |
---|---|---|
ESD, kV | 2 | 2 |
Function | SerDes | SerDes |
Input Compatibility | LVTTL,BLVDS | LVTTL,BLVDS |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Output Compatibility | LVDS,BLVDS,LVTTL | LVDS,BLVDS,LVTTL |
Package Group | LQFP | LQFP |
Package Size: mm2:W x L, PKG | 80LQFP: 196 mm2: 14 x 14(LQFP) | 80LQFP: 196 mm2: 14 x 14(LQFP) |
Protocols | Channel-Link I | Channel-Link I |
Rating | Catalog | Catalog |
Supply Voltage(s), V | 3.3 | 3.3 |
Plan ecológico
DS92LV18TVV/NOPB | DS92LV18TVVX/NOPB | |
---|---|---|
RoHS | Obediente | Obediente |
Notas de aplicación
- External Serial Interface Reduces Simultaneous Switching Output Noise in FPGAs (Rev. A)PDF, 8.3 Mb, Revisión: A, Archivo publicado: abr 26, 2013
This application report highlights how using external SerDes in conjunction with minimum current driveFPGA I/O can reduce FPGA’s internal noise and reap the benefits of a serial interface across the system.This may allow designers to use low end FPGAs with external SerDes to reduce cost and still have highanalog performance. - DS15BA101 & DS15EA101 Enable Long Reach Applications for Embedded Clock SER/DES (Rev. E)PDF, 170 Kb, Revisión: E, Archivo publicado: abr 29, 2013
Reduction in system size, increase in system performance and savings in system cost are valuablebenefits that SER/DES devices (Serializers and Deserializers) bring to many system designers. Thesebenefits are the reason why SER/DES are integral pieces of many of today’s high-speed systems.One of the design constraints for these systems is the maximum transmission distance between a serializer
Linea modelo
Serie: DS92LV18 (2)
Clasificación del fabricante
- Semiconductors> Interface> Serializer, Deserializer> BLVDS/LVDS SerDes (<100 MHz)