Datasheet Texas Instruments DS92LV1212A — Ficha de datos

FabricanteTexas Instruments
SerieDS92LV1212A
Datasheet Texas Instruments DS92LV1212A

16 MHz - Deserializador de bloqueo aleatorio LVDS de bus de 40 MHz de 40 bits con recuperación de reloj incorporado

Hojas de datos

DS92LV1212A 16-40MHz 10-Bit Bus LVDS Random Lck Deserializer w/Embedded Clk Rec datasheet
PDF, 406 Kb, Revisión: D, Archivo publicado: mayo 14, 2004
Extracto del documento

Precios

Estado

DS92LV1212AMSADS92LV1212AMSA/NOPBDS92LV1212AMSAXDS92LV1212AMSAX/NOPB
Estado del ciclo de vidaNRND (No recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)NRND (No recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNoNoNo

Embalaje

DS92LV1212AMSADS92LV1212AMSA/NOPBDS92LV1212AMSAXDS92LV1212AMSAX/NOPB
N1234
Pin28282828
Package TypeDBDBDBDB
Industry STD TermSSOPSSOPSSOPSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY474720002000
CarrierTUBETUBELARGE T&RLARGE T&R
Device MarkingMSAMSAMSAMSA
Width (mm)5.35.35.35.3
Length (mm)10.210.210.210.2
Thickness (mm)1.951.951.951.95
Pitch (mm).65.65.65.65
Max Height (mm)2222
Mechanical DataDescargarDescargarDescargarDescargar

Paramétricos

Parameters / ModelsDS92LV1212AMSA
DS92LV1212AMSA
DS92LV1212AMSA/NOPB
DS92LV1212AMSA/NOPB
DS92LV1212AMSAX
DS92LV1212AMSAX
DS92LV1212AMSAX/NOPB
DS92LV1212AMSAX/NOPB
ESD, kV2222
FunctionDeserializerDeserializerDeserializerDeserializer
Input CompatibilityLVDS,BLVDSLVDS,BLVDSLVDS,BLVDSLVDS,BLVDS
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output CompatibilityLVTTLLVTTLLVTTLLVTTL
Package GroupSSOPSSOPSSOPSSOP
Package Size: mm2:W x L, PKG28SSOP: 80 mm2: 7.8 x 10.2(SSOP)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)
ProtocolsChannel-Link IChannel-Link IChannel-Link IChannel-Link I
RatingCatalogCatalogCatalogCatalog
Supply Voltage(s), V3.33.33.33.3

Plan ecológico

DS92LV1212AMSADS92LV1212AMSA/NOPBDS92LV1212AMSAXDS92LV1212AMSAX/NOPB
RoHSSee ti.comObedienteSee ti.comObediente

Notas de aplicación

  • How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask (Rev. A)
    PDF, 2.0 Mb, Revisión: A, Archivo publicado: abr 26, 2013
    The following application report contains information that will help you validate signal quality on a BLVDS SER/DES link. How to capture an eye pattern, how to generate an eye mask, and how to validate signal quality are all explained in detail in this document.
  • DS15BA101 & DS15EA101 Enable Long Reach Applications for Embedded Clock SER/DES (Rev. E)
    PDF, 170 Kb, Revisión: E, Archivo publicado: abr 29, 2013
    Reduction in system size, increase in system performance and savings in system cost are valuablebenefits that SER/DES devices (Serializers and Deserializers) bring to many system designers. Thesebenefits are the reason why SER/DES are integral pieces of many of today’s high-speed systems.One of the design constraints for these systems is the maximum transmission distance between a serializer

Linea modelo

Clasificación del fabricante

  • Semiconductors> Interface> Serializer, Deserializer> BLVDS/LVDS SerDes (<100 MHz)