Datasheet Texas Instruments DS92LV1212A — Ficha de datos
Fabricante | Texas Instruments |
Serie | DS92LV1212A |
16 MHz - Deserializador de bloqueo aleatorio LVDS de bus de 40 MHz de 40 bits con recuperación de reloj incorporado
Hojas de datos
DS92LV1212A 16-40MHz 10-Bit Bus LVDS Random Lck Deserializer w/Embedded Clk Rec datasheet
PDF, 406 Kb, Revisión: D, Archivo publicado: mayo 14, 2004
Extracto del documento
Precios
Estado
DS92LV1212AMSA | DS92LV1212AMSA/NOPB | DS92LV1212AMSAX | DS92LV1212AMSAX/NOPB | |
---|---|---|---|---|
Estado del ciclo de vida | NRND (No recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | NRND (No recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | Sí | No | No | No |
Embalaje
DS92LV1212AMSA | DS92LV1212AMSA/NOPB | DS92LV1212AMSAX | DS92LV1212AMSAX/NOPB | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 28 | 28 | 28 | 28 |
Package Type | DB | DB | DB | DB |
Industry STD Term | SSOP | SSOP | SSOP | SSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 47 | 47 | 2000 | 2000 |
Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
Device Marking | MSA | MSA | MSA | MSA |
Width (mm) | 5.3 | 5.3 | 5.3 | 5.3 |
Length (mm) | 10.2 | 10.2 | 10.2 | 10.2 |
Thickness (mm) | 1.95 | 1.95 | 1.95 | 1.95 |
Pitch (mm) | .65 | .65 | .65 | .65 |
Max Height (mm) | 2 | 2 | 2 | 2 |
Mechanical Data | Descargar | Descargar | Descargar | Descargar |
Paramétricos
Parameters / Models | DS92LV1212AMSA | DS92LV1212AMSA/NOPB | DS92LV1212AMSAX | DS92LV1212AMSAX/NOPB |
---|---|---|---|---|
ESD, kV | 2 | 2 | 2 | 2 |
Function | Deserializer | Deserializer | Deserializer | Deserializer |
Input Compatibility | LVDS,BLVDS | LVDS,BLVDS | LVDS,BLVDS | LVDS,BLVDS |
Operating Temperature Range, C | -40 to 85 | -40 to 85 | -40 to 85 | -40 to 85 |
Output Compatibility | LVTTL | LVTTL | LVTTL | LVTTL |
Package Group | SSOP | SSOP | SSOP | SSOP |
Package Size: mm2:W x L, PKG | 28SSOP: 80 mm2: 7.8 x 10.2(SSOP) | 28SSOP: 80 mm2: 7.8 x 10.2(SSOP) | 28SSOP: 80 mm2: 7.8 x 10.2(SSOP) | 28SSOP: 80 mm2: 7.8 x 10.2(SSOP) |
Protocols | Channel-Link I | Channel-Link I | Channel-Link I | Channel-Link I |
Rating | Catalog | Catalog | Catalog | Catalog |
Supply Voltage(s), V | 3.3 | 3.3 | 3.3 | 3.3 |
Plan ecológico
DS92LV1212AMSA | DS92LV1212AMSA/NOPB | DS92LV1212AMSAX | DS92LV1212AMSAX/NOPB | |
---|---|---|---|---|
RoHS | See ti.com | Obediente | See ti.com | Obediente |
Notas de aplicación
- How to Validate BLVDS SER/DES Signal Integrity Using an Eye Mask (Rev. A)PDF, 2.0 Mb, Revisión: A, Archivo publicado: abr 26, 2013
The following application report contains information that will help you validate signal quality on a BLVDS SER/DES link. How to capture an eye pattern, how to generate an eye mask, and how to validate signal quality are all explained in detail in this document. - DS15BA101 & DS15EA101 Enable Long Reach Applications for Embedded Clock SER/DES (Rev. E)PDF, 170 Kb, Revisión: E, Archivo publicado: abr 29, 2013
Reduction in system size, increase in system performance and savings in system cost are valuablebenefits that SER/DES devices (Serializers and Deserializers) bring to many system designers. Thesebenefits are the reason why SER/DES are integral pieces of many of today’s high-speed systems.One of the design constraints for these systems is the maximum transmission distance between a serializer
Linea modelo
Serie: DS92LV1212A (4)
Clasificación del fabricante
- Semiconductors> Interface> Serializer, Deserializer> BLVDS/LVDS SerDes (<100 MHz)