Datasheet Texas Instruments DS90CF364A — Ficha de datos
Fabricante | Texas Instruments |
Serie | DS90CF364A |
Receptor LVDS de + 3.3V Enlace de pantalla plana de 18 bits (FPD) - 65 MHz
Hojas de datos
DS90CF384A/364A 3.3V LVDS Rcvr 24Bit FPD Link 65MHz/18Bit FPD Link - 65 MHz datasheet
PDF, 1.4 Mb, Revisión: I, Archivo publicado: abr 19, 2013
Extracto del documento
Precios
Estado
DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB | |
---|---|---|---|---|
Estado del ciclo de vida | NRND (No recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | NRND (No recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | Sí | No | No | No |
Embalaje
DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 48 | 48 | 48 | 48 |
Package Type | DGG | DGG | DGG | DGG |
Industry STD Term | TSSOP | TSSOP | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 38 | 38 | 1000 | 1000 |
Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
Device Marking | >B | >B | >B | >B |
Width (mm) | 6.1 | 6.1 | 6.1 | 6.1 |
Length (mm) | 12.5 | 12.5 | 12.5 | 12.5 |
Thickness (mm) | 1.15 | 1.15 | 1.15 | 1.15 |
Pitch (mm) | .5 | .5 | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.2 |
Mechanical Data | Descargar | Descargar | Descargar | Descargar |
Paramétricos
Parameters / Models | DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB |
---|---|---|---|---|
Color Depth, bpp | 18 | 18 | 18 | 18 |
Function | Receiver | Receiver | Receiver | Receiver |
Input Compatibility | FPD-Link LVDS | FPD-Link LVDS | FPD-Link LVDS | FPD-Link LVDS |
Operating Temperature Range, C | -10 to 70 | -10 to 70 | -10 to 70 | -10 to 70 |
Output Compatibility | LVCMOS,LVTTL | LVCMOS,LVTTL | LVCMOS,LVTTL | LVCMOS,LVTTL |
Package Group | TSSOP | TSSOP | TSSOP | TSSOP |
Package Size: mm2:W x L, PKG | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) |
Pixel Clock Min, MHz | 20 | 20 | 20 | 20 |
Pixel Clock(Max), MHz | 65 | 65 | 65 | 65 |
Rating | Catalog | Catalog | Catalog | Catalog |
Total Throughput, Mbps | 1300 | 1300 | 1300 | 1300 |
Plan ecológico
DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB | |
---|---|---|---|---|
RoHS | See ti.com | Obediente | See ti.com | Obediente |
Notas de aplicación
- AN-1056 STN Application Using FPD-LinkPDF, 85 Kb, Archivo publicado: mayo 14, 2004
Application Note 1056 STN Application Using FPD-Link - TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color MapPDF, 52 Kb, Archivo publicado: mayo 15, 2004
Application Note 1163 TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color Map - LVDS Display Interface (LDI) TFT Data Mapping for Interoperability w/FPD-LinkPDF, 65 Kb, Archivo publicado: mayo 14, 2004
Application Note 1127 LVDS Display Interface (LDI) TFT Data Mapping for Interoperabil ity with FPD-Link - AN-1085 FPD-Link PCB and Interconnect Design-In GuidelinesPDF, 344 Kb, Archivo publicado: mayo 14, 2004
Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines - Receiver Skew Margin for Channel Link I and FPD Link I DevicesPDF, 418 Kb, Archivo publicado: enero 13, 2016
- AN-1032 An Introduction to FPD-Link (Rev. C)PDF, 185 Kb, Revisión: C, Archivo publicado: agosto 8, 2017
The FPD-Linkchipsetarchitecturein conjunctionwith the LVDStechnologyprovidesthe highbandwidthinterfacenecessaryfor leadingedgedisplaytechnology.The conversionfromparallelTTL to serialLVDSallowsfor a narrowinterfacebetweengraphicscontrollerand panel.A narrowerinterfacemeanslowercablecost and simplifiesthe physicalconnectionthroug
Linea modelo
Serie: DS90CF364A (4)
Clasificación del fabricante
- Semiconductors> Interface> Display & Imaging SerDes> FlatLink/FPD-Link (LVDS for LCD)