Datasheet Texas Instruments DAC5686 — Ficha de datos
Fabricante | Texas Instruments |
Serie | DAC5686 |
Convertidor digital a analógico (DAC) de doble canal, 16 bits, 500 MSPS, 1x-16x
Hojas de datos
16-Bit 500 MSPS 2x-16x Interpolating Dual-Channel DAC datasheet
PDF, 861 Kb, Revisión: F, Archivo publicado: jun 3, 2009
Extracto del documento
Precios
Estado
DAC5686IPZP | DAC5686IPZPG4 | |
---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No | No |
Embalaje
DAC5686IPZP | DAC5686IPZPG4 | |
---|---|---|
N | 1 | 2 |
Pin | 100 | 100 |
Package Type | PZP | PZP |
Industry STD Term | HTQFP | HTQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G |
Package QTY | 90 | 90 |
Carrier | EIAJ TRAY (10+1) | EIAJ TRAY (10+1) |
Device Marking | DAC5686IPZP | DAC5686IPZP |
Width (mm) | 14 | 14 |
Length (mm) | 14 | 14 |
Thickness (mm) | 1 | 1 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 |
Mechanical Data | Descargar | Descargar |
Paramétricos
Parameters / Models | DAC5686IPZP | DAC5686IPZPG4 |
---|---|---|
Architecture | Current Sink | Current Sink |
DAC Channels | 2 | 2 |
Interface | Parallel CMOS | Parallel CMOS |
Interpolation | 1x,2x,4x,8x,16x | 1x,2x,4x,8x,16x |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Package Group | HTQFP | HTQFP |
Package Size: mm2:W x L, PKG | 100HTQFP: 256 mm2: 16 x 16(HTQFP) | 100HTQFP: 256 mm2: 16 x 16(HTQFP) |
Power Consumption(Typ), mW | 445 | 445 |
Rating | Catalog | Catalog |
Resolution, Bits | 16 | 16 |
SFDR, dB | 72 | 72 |
Sample / Update Rate, MSPS | 500 | 500 |
Plan ecológico
DAC5686IPZP | DAC5686IPZPG4 | |
---|---|---|
RoHS | Obediente | Obediente |
Notas de aplicación
- DAC5686/DAC5687 Clock Generation Using PLL & External Clock Modes (Rev. A)PDF, 686 Kb, Revisión: A, Archivo publicado: jul 21, 2005
DAC5686/DAC5687 Application NOte Clock Generation Using PLL & External Clock Modes - Interfacing op amps to high-speed DACs, Part 1: Current-sinking DACsPDF, 319 Kb, Archivo publicado: jul 14, 2009
- Passive Terminations for Current Output DACsPDF, 244 Kb, Archivo publicado: nov 10, 2008
The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance - Q3 2009 Issue Analog Applications JournalPDF, 2.1 Mb, Archivo publicado: jul 14, 2009
- High Speed Digital-to-Analog Converters Basics (Rev. A)PDF, 829 Kb, Revisión: A, Archivo publicado: oct 23, 2012
- Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, Archivo publicado: jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, Archivo publicado: jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
Linea modelo
Serie: DAC5686 (2)
Clasificación del fabricante
- Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)