Datasheet Texas Instruments CDCE706 — Ficha de datos

FabricanteTexas Instruments
SerieCDCE706
Datasheet Texas Instruments CDCE706

Sintetizador / multiplicador / divisor de reloj programable de 3 PLL

Hojas de datos

Programmable 3-PLL Clock Synthesizer / Multiplier / Divider datasheet
PDF, 1.6 Mb, Revisión: I, Archivo publicado: feb 7, 2008
Extracto del documento

Precios

Estado

CDCE706PWCDCE706PWG4CDCE706PWRCDCE706PWRG4
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNoNo

Embalaje

CDCE706PWCDCE706PWG4CDCE706PWRCDCE706PWRG4
N1234
Pin20202020
Package TypePWPWPWPW
Industry STD TermTSSOPTSSOPTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY707020002000
CarrierTUBETUBELARGE T&RLARGE T&R
Device MarkingCDCE706CDCE706CDCE706CDCE706
Width (mm)4.44.44.44.4
Length (mm)6.56.56.56.5
Thickness (mm)1111
Pitch (mm).65.65.65.65
Max Height (mm)1.21.21.21.2
Mechanical DataDescargarDescargarDescargarDescargar

Paramétricos

Parameters / ModelsCDCE706PW
CDCE706PW
CDCE706PWG4
CDCE706PWG4
CDCE706PWR
CDCE706PWR
CDCE706PWRG4
CDCE706PWRG4
Input LevelCrystal,LVCMOS,DifferentialCrystal,LVCMOS,DifferentialCrystal,LVCMOS,DifferentialCrystal,LVCMOS,Differential
Number of Outputs6666
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output Frequency(Max), MHz300300300300
Output LevelLVCMOSLVCMOSLVCMOSLVCMOS
Package GroupTSSOPTSSOPTSSOPTSSOP
Package Size: mm2:W x L, PKG20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP)
ProgrammabilityEEPROMEEPROMEEPROMEEPROM
Special FeaturesIntegrated EEPROM,Pin Programming,SMBus,Spread Spectrum Clocking (SSC)Integrated EEPROM,Pin Programming,SMBus,Spread Spectrum Clocking (SSC)Integrated EEPROM,Pin Programming,SMBus,Spread Spectrum Clocking (SSC)Integrated EEPROM,Pin Programming,SMBus,Spread Spectrum Clocking (SSC)
VCC Core, V3.33.33.33.3
VCC Out, V3.33.33.33.3

Plan ecológico

CDCE706PWCDCE706PWG4CDCE706PWRCDCE706PWRG4
RoHSObedienteObedienteObedienteObediente

Notas de aplicación

  • Recommended Terminations for the Differential Inputs of CDCE906/CDCE706
    PDF, 84 Kb, Archivo publicado: agosto 10, 2006
    This application report describes how differential signals (LVDS, LVPECL, and HSTL) can be connected to CDCE706/CDCE906 differential inputs directly. The wide common-mode voltage and smaller swing required make the devices so versatile that they can receive any signal without any complicated coupling and biasing circuits.
  • CDCx706/x906 Termination and Signal Integrity Guidelines (Rev. A)
    PDF, 155 Kb, Revisión: A, Archivo publicado: nov 28, 2007
    This application report shows and evaluates different schemes for the CDCE706, CDCE906, CDC706, and CDC906. Guidelines for optimizing the series termination are discussed. Additionally, this report describes how the CDCx706/x906 family can be used to drive 1.8-V clock inputs.
  • High Speed Layout Guidelines (Rev. A)
    PDF, 762 Kb, Revisión: A, Archivo publicado: agosto 8, 2017
    Thisapplicationreportaddresseshigh-speedsignals,suchas clocksignalsand theirrouting,and givesdesignersa reviewof the importantcoherences.Withsomesimplerules,electromagneticinterferenceproblemscan be minimizedwithoutusingcomplicatedformulasand expensivesimulationtools.Section1givesa shortintroductionto theory,whileSection
  • Clock Recommendations for the DM643x EVM
    PDF, 121 Kb, Archivo publicado: nov 29, 2006
    The DM643x evaluation module (EVM) requires several clock frequencies to run the system properly. The current clocking proposal of the low-cost EVM consists of the VCXO chip PI6CX100-27W, the PLL chip PLL1705, several bus drivers, and a few oscillaors and crystals. This application report discusses several optimized clocking proposals with the Texas Instruments new clock drivers and recommends a m
  • Troubleshooting I2C Bus Protocol
    PDF, 184 Kb, Archivo publicado: oct 19, 2009
    When using the I2Cв„ў bus protocol, the designer must ensure that the hardware complies with the I2C standard. This application report describes the I2C protocol and provides guidelines on debugging a missing acknowledgment, selecting the pullup resistors, or meeting the maximum capacitance load of an I2C bus. A conflict occurs if devices sharing the I2C bus have the same slave address. This

Linea modelo

Clasificación del fabricante

  • Semiconductors> Clock and Timing> Clock Generators> General Purpose