Datasheet Texas Instruments CDC516DGGG4 — Ficha de datos
Fabricante | Texas Instruments |
Serie | CDC516 |
Numero de parte | CDC516DGGG4 |
Controlador de reloj de bucle de bloqueo de fase de 3,3 V con salidas de 3 estados 48-TSSOP
Hojas de datos
CDC516: 3.3-V Phase-Lock Loop Clock Driver datasheet
PDF, 479 Kb, Revisión: B, Archivo publicado: dic 2, 2004
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | Sí |
Embalaje
Pin | 48 |
Package Type | DGG |
Industry STD Term | TSSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 40 |
Carrier | TUBE |
Device Marking | CDC516 |
Width (mm) | 6.1 |
Length (mm) | 12.5 |
Thickness (mm) | 1.15 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | Descargar |
Paramétricos
Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) | 200 ps |
Number of Outputs | 16 |
Operating Frequency Range(Max) | 125 MHz |
Operating Frequency Range(Min) | 25 MHz |
Package Group | TSSOP |
Package Size: mm2:W x L | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) PKG |
Rating | Catalog |
VCC | 3.3 V |
t(phase error) | 400 ps |
tsk(o) | 200 ps |
Plan ecológico
RoHS | Obediente |
Notas de aplicación
- High Speed Clock Distribution Design Techniques for CDC 509/516/2509/2510/2516 (Rev. A)PDF, 109 Kb, Revisión: A, Archivo publicado: sept 23, 1998
The memory bandwidth of high performance microprocessors is increasing at a rapid rate and the future memory bandwidth requirements are expected to keep increasing. The bandwidth requirements of RAM will be satisfied in the near term by using Synchronous DRAM. The need to drive multiple DRAM chips at high speeds with low skew necessitates the use of clock distribution devices with Phase Locked Loo
Linea modelo
Serie: CDC516 (4)
- CDC516DGG CDC516DGGG4 CDC516DGGR CDC516DGGRG4
Clasificación del fabricante
- Semiconductors > Clock and Timing > Clock Buffers > Zero Delay Buffers