Datasheet Texas Instruments CDC2516DGGR — Ficha de datos

FabricanteTexas Instruments
SerieCDC2516
Numero de parteCDC2516DGGR
Datasheet Texas Instruments CDC2516DGGR

Controlador de reloj de bucle de bloqueo de fase de 3.3 V con salidas de 3 estados 48-TSSOP

Hojas de datos

CDC2516: 3.3-V Phase-Lock Loop Clock Driver datasheet
PDF, 479 Kb, Revisión: C, Archivo publicado: dic 2, 2004
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

Pin48
Package TypeDGG
Industry STD TermTSSOP
JEDEC CodeR-PDSO-G
Package QTY2000
CarrierLARGE T&R
Device MarkingCDC2516
Width (mm)6.1
Length (mm)12.5
Thickness (mm)1.15
Pitch (mm).5
Max Height (mm)1.2
Mechanical DataDescargar

Paramétricos

Absolute Jitter (Peak-to-Peak Cycle or Period Jitter)200 ps
Number of Outputs16
Operating Frequency Range(Max)125 MHz
Operating Frequency Range(Min)25 MHz
Package GroupTSSOP
Package Size: mm2:W x L48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) PKG
RatingCatalog
VCC3.3 V
t(phase error)400 ps
tsk(o)250 ps

Plan ecológico

RoHSObediente

Notas de aplicación

  • High Speed Clock Distribution Design Techniques for CDC 509/516/2509/2510/2516 (Rev. A)
    PDF, 109 Kb, Revisión: A, Archivo publicado: sept 23, 1998
    The memory bandwidth of high performance microprocessors is increasing at a rapid rate and the future memory bandwidth requirements are expected to keep increasing. The bandwidth requirements of RAM will be satisfied in the near term by using Synchronous DRAM. The need to drive multiple DRAM chips at high speeds with low skew necessitates the use of clock distribution devices with Phase Locked Loo

Linea modelo

Serie: CDC2516 (2)

Clasificación del fabricante

  • Semiconductors > Clock and Timing > Clock Buffers > Zero Delay Buffers