Datasheet Texas Instruments CDC208DWR — Ficha de datos

FabricanteTexas Instruments
SerieCDC208
Numero de parteCDC208DWR
Datasheet Texas Instruments CDC208DWR

Controlador de reloj de 5V doble 1 a 4 20-SOIC

Hojas de datos

Dual 1-Line To 4-Line Clock Drivers With 3-State Outputs datasheet
PDF, 1.1 Mb, Revisión: F, Archivo publicado: oct 28, 1998
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin20
Package TypeDW
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Package QTY2000
CarrierLARGE T&R
Device MarkingCDC208
Width (mm)7.5
Length (mm)12.8
Thickness (mm)2.35
Pitch (mm)1.27
Max Height (mm)2.65
Mechanical DataDescargar

Paramétricos

Input Frequency(Max)60 MHz
Input LevelTTL
Number of Outputs8
Operating Temperature Range-40 to 85 C
Output Frequency(Max)60 MHz
Output LevelCMOS
Package GroupSOIC
Package Size: mm2:W x L20SOIC: 132 mm2: 10.3 x 12.8(SOIC) PKG
RatingCatalog
VCC Out5 V

Plan ecológico

RoHSObediente

Notas de aplicación

  • Minimizing Clock Driver Output Skew Using Ganged Outputs
    PDF, 53 Kb, Archivo publicado: enero 1, 1994
    This document helps designers use existing clock-driver products to drive large loads while maintaining a minimum amount of skew between the device outputs. The emphasis of this document is using parallel or ganged outputs to drive loads. A performance evaluation of the CDC201 is provided.

Linea modelo

Clasificación del fabricante

  • Semiconductors > Clock and Timing > Clock Buffers > Single-Ended