Datasheet Texas Instruments CDC111 — Ficha de datos

FabricanteTexas Instruments
SerieCDC111
Datasheet Texas Instruments CDC111

Controlador de reloj diferencial LVPECL de 3.3V

Hojas de datos

1-Line To 9-Line Differential LVPECL Clock Driver datasheet
PDF, 417 Kb, Revisión: G, Archivo publicado: agosto 28, 1999
Extracto del documento

Precios

Estado

CDC111FN
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

CDC111FN
N1
Pin28
Package TypeFN
Industry STD TermPLCC
JEDEC CodeS-PQCC-J
Package QTY37
CarrierTUBE
Device MarkingCDC111FN
Width (mm)11.51
Length (mm)11.51
Thickness (mm)4.06
Pitch (mm)1.27
Max Height (mm)4.57
Mechanical DataDescargar

Paramétricos

Parameters / ModelsCDC111FN
CDC111FN
Input Frequency(Max), MHz500
Input LevelLVPECL
Number of Outputs9
Output Frequency(Max), MHz500
Output LevelLVPECL
Package GroupPLCC
Package Size: mm2:W x L, PKG28PLCC: 132 mm2: 11.51 x 11.51(PLCC)
RatingCatalog
VCC, V3.3
VCC Out, V3.3

Plan ecológico

CDC111FN
RoHSObediente

Notas de aplicación

  • Using TI's CDC111/CDCVF111 W/ TLK3104SA Serial Transceiver for Gigabit Ethernet
    PDF, 79 Kb, Archivo publicado: oct 31, 2001
    This application report discusses jitter transfer of TI's CDC111/CDCVF111 clock drivers when driving TI's TLK3104 serial gigabit transceiver. This report summarizes worst case peak-to-peak and RMS jitter measurements taken at various points, as indicated in Figures 1 and 2. Two different clock sources are used to provide the reference clock signal for the clock drivers, and the output of each cloc
  • Jitter Performance of TI's CDC111/CDCVF111
    PDF, 149 Kb, Archivo publicado: oct 29, 2001
    This application report discusses various jitter measurements of TI?s CDC111/CDCVF111 while being driven by three different clock sources (VCXOs). The data contained in this report shows that the CDC111/CDCVF111 does not add more than 3 ps of peak-to-peak jitter. Hence, the CDC111 and CDCVF111 are ideal for various SONET and Gigabit Ethernet applications where skew and jitter are of major concern.
  • Output Jitter of CDC111/CDCVF111 in ASIC Networking Application
    PDF, 361 Kb, Archivo publicado: nov 2, 2001
    This report contains a number of peak-to-peak and cycle-to-cycle jitter measurements of TI?s CDC111 and CDCVF111 clock driver. In this ASIC event, both the CDC111/CDCVF111 clock drivers are used as a master clock distribution for the Gandalf Macro Family Testchip. Comprehensive jitter data as well as output signal levels were taken and thus are included for completeness.
  • DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CML
    PDF, 135 Kb, Archivo publicado: feb 19, 2003
  • AC Coupling Between Differential LVPECL, LVDS, HSTL and CML (Rev. C)
    PDF, 417 Kb, Revisión: C, Archivo publicado: oct 17, 2007
    This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this reportare low-voltage positive-referenced emitter coupled logic (LVPECL), low-voltage differential signals (LVDS), high-speed transceiver logic (HSTL), and current-modelogic (CML). From these four differential signaling levels, 16

Linea modelo

Serie: CDC111 (1)

Clasificación del fabricante

  • Semiconductors> Clock and Timing> Clock Buffers> Differential