Datasheet Texas Instruments CD54ACT299F3A — Ficha de datos
Fabricante | Texas Instruments |
Serie | CD54ACT299 |
Numero de parte | CD54ACT299F3A |
Registro de desplazamiento / almacenamiento universal de 8 entradas con pines de E / S paralelas comunes y reinicio asíncrono 20-CDIP -55 a 125
Hojas de datos
8-Input Universal Shift/Storage Register with Common Parallel I/O Pins datasheet
PDF, 1.2 Mb, Archivo publicado: dic 3, 1998
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No |
Embalaje
Pin | 20 |
Package Type | J |
Industry STD Term | CDIP |
JEDEC Code | R-GDIP-T |
Package QTY | 1 |
Carrier | TUBE |
Device Marking | CD54ACT299F3A |
Width (mm) | 6.92 |
Length (mm) | 24.2 |
Thickness (mm) | 4.57 |
Pitch (mm) | 2.54 |
Max Height (mm) | 5.08 |
Mechanical Data | Descargar |
Paramétricos
3-State Output | Yes |
Bits | 8 |
F @ Nom Voltage(Max) | 90 Mhz |
ICC @ Nom Voltage(Max) | 0.08 mA |
Input Type | TTL |
Operating Temperature Range | -55 to 125 C |
Output Drive (IOL/IOH)(Max) | 24/-24 mA |
Output Type | CMOS |
Package Group | CDIP |
Package Size: mm2:W x L | See datasheet (CDIP) PKG |
Rating | Military |
Technology Family | ACT |
VCC(Max) | 5.5 V |
VCC(Min) | 4.5 V |
tpd @ Nom Voltage(Max) | 11.7 ns |
Plan ecológico
RoHS | See ti.com |
Notas de aplicación
- Selecting the Right Level Translation Solution (Rev. A)PDF, 313 Kb, Revisión: A, Archivo publicado: jun 22, 2004
Supply voltages continue to migrate to lower nodes to support today's low-power high-performance applications. While some devices are capable of running at lower supply nodes others might not have this capability. To haveswitching compatibility between these devices the output of each driver must be compliant with the input of the receiver that it is driving. There are several level-translati - CMOS Power Consumption and CPD Calculation (Rev. B)PDF, 89 Kb, Revisión: B, Archivo publicado: jun 1, 1997
Reduction of power consumption makes a device more reliable. The need for devices that consume a minimum amount of power was a major driving force behind the development of CMOS technologies. As a result CMOS devices are best known for low power consumption. However for minimizing the power requirements of a board or a system simply knowing that CMOS devices may use less power than equivale - Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revisión: A, Archivo publicado: feb 6, 2015
- Designing With Logic (Rev. C)PDF, 186 Kb, Revisión: C, Archivo publicado: jun 1, 1997
Data sheets which usually give information on device behavior only under recommended operating conditions may only partially answer engineering questions that arise during the development of systems using logic devices. However information is frequently needed regarding the behavior of the device outside the conditions in the data sheet. Such questions might be:?How does a bus driver behave w - Using High Speed CMOS and Advanced CMOS in Systems With Multiple VccPDF, 43 Kb, Archivo publicado: abr 1, 1996
Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren
Linea modelo
Serie: CD54ACT299 (1)
- CD54ACT299F3A
Clasificación del fabricante
- Semiconductors > Space & High Reliability > Logic Products > Flip-Flop/Latch/Registers