Datasheet Texas Instruments ADS8323 — Ficha de datos

FabricanteTexas Instruments
SerieADS8323
Datasheet Texas Instruments ADS8323

Convertidor analógico a digital pseudo bipolar, 16 bits, 500kSPS CMOS

Hojas de datos

ADS8323: 16-Bit, 500kSPS, microPower Sampling Analog-to-Digital Converter datasheet
PDF, 1.0 Mb, Revisión: C, Archivo publicado: enero 5, 2010
Extracto del documento

Precios

Estado

ADS8323Y/250ADS8323Y/250G4ADS8323Y/2KADS8323YB/250ADS8323YB/250G4
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNoNoNoNoNo

Embalaje

ADS8323Y/250ADS8323Y/250G4ADS8323Y/2KADS8323YB/250ADS8323YB/250G4
N12345
Pin3232323232
Package TypePBSPBSPBSPBSPBS
Industry STD TermTQFPTQFPTQFPTQFPTQFP
JEDEC CodeS-PQFP-GS-PQFP-GS-PQFP-GS-PQFP-GS-PQFP-G
Package QTY2502502000250250
CarrierSMALL T&RSMALL T&RLARGE T&RSMALL T&RSMALL T&R
Device MarkingA23YA23YA23YBA23Y
Width (mm)55555
Length (mm)55555
Thickness (mm)11111
Pitch (mm).5.5.5.5.5
Max Height (mm)1.21.21.21.21.2
Mechanical DataDescargarDescargarDescargarDescargarDescargar

Paramétricos

Parameters / ModelsADS8323Y/250
ADS8323Y/250
ADS8323Y/250G4
ADS8323Y/250G4
ADS8323Y/2K
ADS8323Y/2K
ADS8323YB/250
ADS8323YB/250
ADS8323YB/250G4
ADS8323YB/250G4
# Input Channels11111
Analog Voltage AVDD(Max), V5.255.255.255.255.25
Analog Voltage AVDD(Min), V4.754.754.754.754.75
ArchitectureSARSARSARSARSAR
Digital Supply(Max), V5.255.255.255.255.25
Digital Supply(Min), V4.754.754.754.754.75
INL(Max), +/-LSB44444
Input Range(Max), V5.255.255.255.255.25
Input TypeDifferentialDifferentialDifferentialDifferentialDifferential
Integrated FeaturesN/AN/AN/AN/AN/A
InterfaceParallelParallelParallelParallelParallel
Multi-Channel ConfigurationN/AN/AN/AN/AN/A
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85
Package GroupTQFPTQFPTQFPTQFPTQFP
Package Size: mm2:W x L, PKG32TQFP: 49 mm2: 7 x 7(TQFP)32TQFP: 49 mm2: 7 x 7(TQFP)32TQFP: 49 mm2: 7 x 7(TQFP)32TQFP: 49 mm2: 7 x 7(TQFP)32TQFP: 49 mm2: 7 x 7(TQFP)
Power Consumption(Typ), mW8585858585
RatingCatalogCatalogCatalogCatalogCatalog
Reference ModeExt,IntExt,IntExt,IntExt,IntExt,Int
Resolution, Bits1616161616
SINAD, dB8383838383
SNR, dB8383838383
Sample Rate (max), SPS500kSPS500kSPS500kSPS500kSPS500kSPS
Sample Rate(Max), MSPS0.50.50.50.50.5
THD(Typ), dB-93-93-93-93-93

Plan ecológico

ADS8323Y/250ADS8323Y/250G4ADS8323Y/2KADS8323YB/250ADS8323YB/250G4
RoHSObedienteObedienteObedienteObedienteObediente

Notas de aplicación

  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, Revisión: A, Archivo publicado: mayo 18, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, Revisión: B, Archivo publicado: oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, Revisión: A, Archivo publicado: abr 16, 2015
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Linea modelo

Clasificación del fabricante

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)