Datasheet Texas Instruments ADS58C48 — Ficha de datos
Fabricante | Texas Instruments |
Serie | ADS58C48 |
Convertidor analógico a digital de cuatro canales, 11 bits, 200 MSPS (ADC)
Hojas de datos
Quad Channel IF Receiver with SNRBoost 3G datasheet
PDF, 2.7 Mb, Archivo publicado: mayo 27, 2010
Extracto del documento
Precios
Estado
ADS58C48IPFP | ADS58C48IPFPR | |
---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No | No |
Embalaje
ADS58C48IPFP | ADS58C48IPFPR | |
---|---|---|
N | 1 | 2 |
Pin | 80 | 80 |
Package Type | PFP | PFP |
Industry STD Term | HTQFP | HTQFP |
JEDEC Code | S-PQFP-G | S-PQFP-G |
Package QTY | 96 | 1000 |
Carrier | JEDEC TRAY (10+1) | LARGE T&R |
Device Marking | ADS58C48I | ADS58C48I |
Width (mm) | 12 | 12 |
Length (mm) | 12 | 12 |
Thickness (mm) | 1 | 1 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 |
Mechanical Data | Descargar | Descargar |
Paramétricos
Parameters / Models | ADS58C48IPFP | ADS58C48IPFPR |
---|---|---|
# Input Channels | 4 | 4 |
Analog Input BW, MHz | 600 | 600 |
Architecture | Pipeline | Pipeline |
DNL(Max), +/-LSB | 1.2 | 1.2 |
ENOB, Bits | 10.7 | 10.7 |
INL(Max), +/-LSB | 2 | 2 |
INL(Typ), +/-LSB | 1 | 1 |
Input Buffer | No | No |
Input Range, Vp-p | 2 | 2 |
Interface | Parallel CMOS,Parallel LVDS | Parallel CMOS,Parallel LVDS |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Package Group | HTQFP | HTQFP |
Package Size: mm2:W x L, PKG | 80HTQFP: 196 mm2: 14 x 14(HTQFP) | 80HTQFP: 196 mm2: 14 x 14(HTQFP) |
Power Consumption(Typ), mW | 900 | 900 |
Rating | Catalog | Catalog |
Reference Mode | Int | Int |
Resolution, Bits | 11 | 11 |
SFDR, dB | 84 | 84 |
SINAD, dB | 66.6 | 66.6 |
SNR, dB | 66.6 | 66.6 |
Sample Rate(Max), MSPS | 200 | 200 |
Plan ecológico
ADS58C48IPFP | ADS58C48IPFPR | |
---|---|---|
RoHS | Obediente | Obediente |
Notas de aplicación
- Using Windowing With SNRBoost 3G TechnologyPDF, 498 Kb, Archivo publicado: agosto 30, 2010
Coherency is a well-known requirement when using FFT techniques to examine the spectrum of the output of an analog-to-digital converter. SNRBoost(3G) technology results in loss in coherency, and this can be seen as an unstable noise floor in the spectrum. Windowing of the ADC output is a well-known solution to restore coherency and stable spectrum.However, windowing also modifies the amplitude o - Understanding Low-Amplitude Behavior of 11-bit ADCsPDF, 678 Kb, Archivo publicado: oct 22, 2011
In TI’s line of high-speed analog-to-digital converters (ADCs) with SNRBoost technology, output amplitude tends to deviate from its expected value when the applied input amplitude is small. This application note explains this phenomenon and the reasons it occurs. - Power Supply Design for the ADS41xx (Rev. A)PDF, 401 Kb, Revisión: A, Archivo publicado: dic 29, 2011
System designers traditionally power the high-speed data converter in their systems from a low-noise, low-dropout linear regulator (LDO) in order to achieve the performance described in the analog-to-digital converter (ADC) data sheet. However, LDOs inherently are not very power efficient. Switching regulators, on the other hand, offer good power efficiency but typically come with higher output no - High-Speed Analog-to-Digital Converter BasicsPDF, 1.1 Mb, Archivo publicado: enero 11, 2012
The goal of this document is to introduce a wide range of theories and topics that are relevant tohigh-speed analog-to-digital converters (ADC). This document provides details on sampling theorydata-sheet specifications ADC selection criteria and evaluation methods clock jitter and other commonsystem-level concerns. In addition some end-users will want to extend the performance capabil - Band-Pass Filter Design Techniques for High-Speed ADCsPDF, 733 Kb, Archivo publicado: feb 27, 2012
Several well-known methods exist for designing passive inductor-capacitor (LC) filters with resistive load terminations. However, when LC filters are used to drive the analog input pins of a high-speed analog-to-digital converter (ADC), special consideration must be given to the ADC input impedance. Not accounting for the ADC input impedance often results in a filter design that does not meet the - CDCE62005 as Clock Solution for High-Speed ADCsPDF, 805 Kb, Archivo publicado: sept 4, 2008
TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements - Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Kb, Archivo publicado: abr 28, 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs. - Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)PDF, 327 Kb, Revisión: A, Archivo publicado: sept 10, 2010
This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, Archivo publicado: jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, Archivo publicado: jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, Revisión: A, Archivo publicado: abr 16, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, Revisión: B, Archivo publicado: oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, Revisión: A, Archivo publicado: mayo 18, 2015
Linea modelo
Serie: ADS58C48 (2)
Clasificación del fabricante
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)