Datasheet Texas Instruments ADS5424 — Ficha de datos
Fabricante | Texas Instruments |
Serie | ADS5424 |
Convertidor analógico a digital (ADC) de 14 bits y 105 MSPS
Hojas de datos
14-Bit, 105 MSPS Analog-to-Digital Converter (Rev. B)
PDF, 1.3 Mb, Revisión: B, Archivo publicado: enero 14, 2010
14-Bit, 105 MSPS Analog-to-Digital Converter datasheet
PDF, 1.2 Mb, Revisión: B, Archivo publicado: enero 14, 2010
Extracto del documento
Precios
Estado
ADS5424IPGP | ADS5424IPGPR | ADS5424IPJYG3 | ADS5424IPJYG4 | |
---|---|---|---|---|
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) | Activo (Recomendado para nuevos diseños) | Obsoleto (El fabricante ha interrumpido la producción del dispositivo) | Obsoleto (El fabricante ha interrumpido la producción del dispositivo) |
Disponibilidad de muestra del fabricante | Sí | No | No | No |
Embalaje
ADS5424IPGP | ADS5424IPGPR | ADS5424IPJYG3 | ADS5424IPJYG4 | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 52 | 52 | 52 | 52 |
Package Type | PGP | PGP | PJY | PJY |
Industry STD Term | HTQFP | HTQFP | QFP | QFP |
JEDEC Code | S-PQFP-G | S-PQFP-G | S-PQFP-G | S-PQFP-G |
Package QTY | 160 | 1000 | ||
Carrier | JEDEC TRAY (10+1) | LARGE T&R | ||
Device Marking | ADS5424IPGP | ADS5424IPGP | ||
Width (mm) | 10 | 10 | 10 | 10 |
Length (mm) | 10 | 10 | 10 | 10 |
Thickness (mm) | 1 | 1 | 1.4 | 1.4 |
Pitch (mm) | .65 | .65 | .65 | .65 |
Max Height (mm) | 1.2 | 1.2 | 1.6 | 1.6 |
Mechanical Data | Descargar | Descargar | Descargar | Descargar |
Paramétricos
Parameters / Models | ADS5424IPGP | ADS5424IPGPR | ADS5424IPJYG3 | ADS5424IPJYG4 |
---|---|---|---|---|
# Input Channels | 1 | 1 | 1 | 1 |
Analog Input BW, MHz | 570 | 570 | ||
Analog Input BW(MHz) | 570 | 570 | ||
Approx. Price (US$) | 67.76 | 1ku | 67.76 | 1ku | ||
Architecture | Pipeline | Pipeline | Pipeline | Pipeline |
DNL(Max), +/-LSB | 0.5 | 0.5 | ||
DNL(Max)(+/-LSB) | 0.5 | 0.5 | ||
DNL(Typ), +/-LSB | 0.5 | 0.5 | ||
ENOB, Bits | 12.3 | 12.3 | ||
ENOB(Bits) | 12.3 | 12.3 | ||
INL(Max), +/-LSB | 1.5 | 1.5 | ||
INL(Max)(+/-LSB) | 1.5 | 1.5 | ||
INL(Typ), +/-LSB | 1.5 | 1.5 | ||
Input Buffer | No | No | ||
Input Range | 2.2 | 2.2 | 2.2V (p-p) | 2.2V (p-p) |
Interface | Parallel LVDS | Parallel LVDS | Parallel LVDS Serial SPI Interface | Parallel LVDS Serial SPI Interface |
Operating Temperature Range, C | -40 to 85 | -40 to 85 | ||
Operating Temperature Range(C) | -40 to 85 | -40 to 85 | ||
Package Group | HTQFP | HTQFP | HTQFP | HTQFP |
Package Size(mm2=WxL) | 52HTQFP: 144 mm2: 12 x 12 | 52HTQFP: 144 mm2: 12 x 12 | ||
Package Size: mm2:W x L, PKG | 52HTQFP: 144 mm2: 12 x 12(HTQFP) | 52HTQFP: 144 mm2: 12 x 12(HTQFP) | ||
Power Consumption(Typ), mW | 1900 | 1900 | ||
Power Consumption(Typ)(mW) | 1900 | 1900 | ||
Rating | Catalog | Catalog | Catalog | Catalog |
Reference Mode | Int | Int | Int | Int |
Resolution, Bits | 14 | 14 | ||
Resolution(Bits) | 14 | 14 | ||
SFDR, dB | 95 | 95 | ||
SFDR(dB) | 95 | 95 | ||
SINAD, dB | 74 | 74 | ||
SINAD(dB) | 74 | 74 | ||
SNR, dB | 74.3 | 74.3 | ||
SNR(dB) | 74.3 | 74.3 | ||
Sample Rate (max)(SPS) | 105MSPS | 105MSPS | ||
Sample Rate(Max), MSPS | 105 | 105 |
Plan ecológico
ADS5424IPGP | ADS5424IPGPR | ADS5424IPJYG3 | ADS5424IPJYG4 | |
---|---|---|---|---|
RoHS | Obediente | Obediente | Desobediente | Desobediente |
Pb gratis | No | No |
Notas de aplicación
- Understanding and comparing datasheets for high-speed ADCsPDF, 206 Kb, Archivo publicado: feb 13, 2006
- Clocking High-Speed Data ConvertersPDF, 310 Kb, Archivo publicado: enero 18, 2005
- Low-power, high-intercept interface to the ADS5424, 105-MSPS converterPDF, 478 Kb, Archivo publicado: oct 10, 2005
- High-Speed Analog-to-Digital Converter BasicsPDF, 1.1 Mb, Archivo publicado: enero 11, 2012
The goal of this document is to introduce a wide range of theories and topics that are relevant tohigh-speed analog-to-digital converters (ADC). This document provides details on sampling theorydata-sheet specifications ADC selection criteria and evaluation methods clock jitter and other commonsystem-level concerns. In addition some end-users will want to extend the performance capabil - Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)PDF, 2.0 Mb, Revisión: A, Archivo publicado: mayo 22, 2015
- Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)PDF, 1.2 Mb, Revisión: A, Archivo publicado: jul 19, 2013
- Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Kb, Archivo publicado: abr 28, 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs. - Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)PDF, 327 Kb, Revisión: A, Archivo publicado: sept 10, 2010
This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, Archivo publicado: jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, Archivo publicado: jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, Revisión: A, Archivo publicado: abr 16, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, Revisión: B, Archivo publicado: oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, Revisión: A, Archivo publicado: mayo 18, 2015
Linea modelo
Serie: ADS5424 (4)
Clasificación del fabricante
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)