Datasheet Texas Instruments ADS5231 — Ficha de datos

FabricanteTexas Instruments
SerieADS5231
Datasheet Texas Instruments ADS5231

Convertidor analógico a digital (ADC) de doble canal, 12 bits y 40 MSPS

Hojas de datos

Dual, 12-Bit, 40MSPS, +3.3V Analog-to-Digital Converter datasheet
PDF, 1.1 Mb, Revisión: A, Archivo publicado: enero 16, 2007
Extracto del documento

Precios

Estado

ADS5231IPAGADS5231IPAGT
Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)Activo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNoNo

Embalaje

ADS5231IPAGADS5231IPAGT
N12
Pin6464
Package TypePAGPAG
Industry STD TermTQFPTQFP
JEDEC CodeS-PQFP-GS-PQFP-G
Package QTY160250
CarrierJEDEC TRAY (10+1)SMALL T&R
Device MarkingADS5231IPAGADS5231IPAG
Width (mm)1010
Length (mm)1010
Thickness (mm)11
Pitch (mm).5.5
Max Height (mm)1.21.2
Mechanical DataDescargarDescargar

Paramétricos

Parameters / ModelsADS5231IPAG
ADS5231IPAG
ADS5231IPAGT
ADS5231IPAGT
# Input Channels22
Analog Input BW, MHz300300
ArchitecturePipelinePipeline
DNL(Max), +/-LSB0.90.9
DNL(Typ), +/-LSB0.30.3
ENOB, Bits11.211.2
INL(Max), +/-LSB2.52.5
INL(Typ), +/-LSB0.40.4
Input BufferNoNo
Input Range, Vp-p22
InterfaceParallel CMOSParallel CMOS
Operating Temperature Range, C-40 to 85-40 to 85
Package GroupTQFPTQFP
Package Size: mm2:W x L, PKG64TQFP: 144 mm2: 12 x 12(TQFP)64TQFP: 144 mm2: 12 x 12(TQFP)
Power Consumption(Typ), mW285285
RatingCatalogCatalog
Reference ModeExt,IntExt,Int
Resolution, Bits1212
SFDR, dB8585
SINAD, dB6969
SNR, dB69.569.5
Sample Rate(Max), MSPS4040

Plan ecológico

ADS5231IPAGADS5231IPAGT
RoHSObedienteObediente

Notas de aplicación

  • CDCE62005 as Clock Solution for High-Speed ADCs
    PDF, 805 Kb, Archivo publicado: sept 4, 2008
    TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements
  • Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)
    PDF, 2.0 Mb, Revisión: A, Archivo publicado: mayo 22, 2015
  • Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)
    PDF, 1.2 Mb, Revisión: A, Archivo publicado: jul 19, 2013
  • Smart Selection of ADC/DAC Enables Better Design of Software-Defined Radio
    PDF, 376 Kb, Archivo publicado: abr 28, 2009
    This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs.
  • Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)
    PDF, 327 Kb, Revisión: A, Archivo publicado: sept 10, 2010
    This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, Archivo publicado: jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, Archivo publicado: jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, Revisión: A, Archivo publicado: abr 16, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, Revisión: B, Archivo publicado: oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, Revisión: A, Archivo publicado: mayo 18, 2015

Linea modelo

Serie: ADS5231 (2)

Clasificación del fabricante

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)