Datasheet Texas Instruments SN74LVTH245ADWG4 — Ficha de datos
Fabricante | Texas Instruments |
Serie | SN74LVTH245A |
Numero de parte | SN74LVTH245ADWG4 |
Transceptores de bus octal ABT de 3.3 V con salidas de 3 estados 20-SOIC -40 a 85
Hojas de datos
SN54LVTH245A, SN74LVTH245A datasheet
PDF, 1.5 Mb, Revisión: T, Archivo publicado: sept 11, 2003
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No |
Embalaje
Pin | 20 |
Package Type | DW |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | LVTH245A |
Width (mm) | 7.5 |
Length (mm) | 12.8 |
Thickness (mm) | 2.35 |
Pitch (mm) | 1.27 |
Max Height (mm) | 2.65 |
Mechanical Data | Descargar |
Paramétricos
Bits | 8 |
F @ Nom Voltage(Max) | 160 Mhz |
ICC @ Nom Voltage(Max) | 5 mA |
Operating Temperature Range | -40 to 85 C |
Output Drive (IOL/IOH)(Max) | -32/64 mA |
Package Group | SOIC |
Package Size: mm2:W x L | 20SOIC: 132 mm2: 10.3 x 12.8(SOIC) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | LVT |
VCC(Max) | 3.6 V |
VCC(Min) | 2.7 V |
Voltage(Nom) | 3.3 V |
tpd @ Nom Voltage(Max) | 4 ns |
Plan ecológico
RoHS | Obediente |
Notas de aplicación
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revisión: A, Archivo publicado: marzo 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, Archivo publicado: dic 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, Archivo publicado: feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
Linea modelo
Serie: SN74LVTH245A (19)
- SN74LVTH245ADBLE SN74LVTH245ADBR SN74LVTH245ADBRG4 SN74LVTH245ADW SN74LVTH245ADWG4 SN74LVTH245ADWR SN74LVTH245ADWRE4 SN74LVTH245ADWRG4 SN74LVTH245AGQNR SN74LVTH245ANSR SN74LVTH245ANSRG4 SN74LVTH245APW SN74LVTH245APWE4 SN74LVTH245APWG4 SN74LVTH245APWLE SN74LVTH245APWR SN74LVTH245APWRE4 SN74LVTH245APWRG4 SN74LVTH245ARGYR
Clasificación del fabricante
- Semiconductors > Logic > Buffer/Driver/Transceiver > Standard Transceiver