Datasheet Texas Instruments ADS7871IDBRG4 — Ficha de datos

FabricanteTexas Instruments
SerieADS7871
Numero de parteADS7871IDBRG4
Datasheet Texas Instruments ADS7871IDBRG4

DAS 48KSPS de 14 bits con ADC, MUX, PGA y referencia interna 28-SSOP -40 a 85

Hojas de datos

ADS7871: 14-Bit A/D Converter, MUX, PGA & Internal Reference DAQ System datasheet
PDF, 951 Kb, Revisión: C, Archivo publicado: oct 4, 2004
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin28
Package TypeDB
Industry STD TermSSOP
JEDEC CodeR-PDSO-G
Width (mm)5.3
Length (mm)10.2
Thickness (mm)1.95
Pitch (mm).65
Max Height (mm)2
Mechanical DataDescargar

Paramétricos

# Input Channels8
Analog Voltage AVDD(Max)(V)5.5
Analog Voltage AVDD(Min)(V)2.7
Approx. Price (US$)5.25 | 1ku
ArchitectureSAR
Digital Supply(Max)(V)5.5
Digital Supply(Min)(V)2.7
INL(Max)(+/-LSB)4
Input Range(Max)(V)5.5
Input TypeDifferential
Single-Ended
Integrated FeaturesOscillator
PGA
InterfaceSPI
Multi-Channel ConfigurationMultiplexed
Operating Temperature Range(C)-40 to 85
Package GroupSSOP
Package Size: mm2:W x L (PKG)28SSOP: 80 mm2: 7.8 x 10.2(SSOP)
Power Consumption(Typ)(mW)8.5
RatingCatalog
Reference ModeExt
Int
Resolution(Bits)14
SINAD(Typ)(dB)N/A
SINAD(dB)N/A
Sample Rate (max)(SPS)48kSPS
THD(Typ)(dB)N/A

Plan ecológico

RoHSDesobediente
Pb gratisNo

Kits de diseño y Módulos de evaluación

  • Evaluation Modules & Boards: ADS7871EVM
    ADS7871 Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)

Notas de aplicación

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, Revisión: A, Archivo publicado: mayo 18, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, Revisión: B, Archivo publicado: oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, Revisión: A, Archivo publicado: abr 16, 2015

Linea modelo

Serie: ADS7871 (4)

Clasificación del fabricante

  • Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)