Datasheet Texas Instruments ADS7949SRTER — Ficha de datos

FabricanteTexas Instruments
SerieADS7949
Numero de parteADS7949SRTER
Datasheet Texas Instruments ADS7949SRTER

8 bits, 2 MSPS, doble canal, pseudo-diferencial, uPower Serial SAR ADC 16-WQFN -40 a 125

Hojas de datos

12/10/8-Bit, 2MSPS, Dual-Ch, Unipolar, Pseudo-Diff, Ultralow-Power SAR ADCs datasheet
PDF, 874 Kb, Archivo publicado: sept 9, 2010
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

Pin16
Package TypeRTE
Industry STD TermWQFN
JEDEC CodeS-PQFP-N
Package QTY3000
CarrierLARGE T&R
Device Marking7949
Width (mm)3
Length (mm)3
Thickness (mm).75
Pitch (mm).5
Max Height (mm).8
Mechanical DataDescargar

Paramétricos

# Input Channels2
Analog Voltage AVDD(Max)5.5 V
Analog Voltage AVDD(Min)2.7 V
ArchitectureSAR
Digital Supply(Max)5.5 V
Digital Supply(Min)1.65 V
INL(Max)0.3 +/-LSB
Input Range(Max)5.5 V
Input TypePseudo-Differential,Single-Ended
Integrated FeaturesN/A
InterfaceSPI
Multi-Channel ConfigurationMultiplexed
Operating Temperature Range-40 to 125 C
Package GroupWQFN
Package Size: mm2:W x L16WQFN: 9 mm2: 3 x 3(WQFN) PKG
Power Consumption(Typ)7.5 mW
RatingCatalog
Reference ModeExt
Resolution8 Bits
SINAD49 dB
SNR49 dB
Sample Rate (max)2MSPS SPS
Sample Rate(Max)2 MSPS
THD(Typ)-80 dB

Plan ecológico

RoHSObediente

Notas de aplicación

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, Revisión: A, Archivo publicado: mayo 18, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, Revisión: B, Archivo publicado: oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, Revisión: A, Archivo publicado: abr 16, 2015

Linea modelo

Serie: ADS7949 (2)

Clasificación del fabricante

  • Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)