Datasheet Texas Instruments TLV1548QDBRG4Q1 — Ficha de datos

FabricanteTexas Instruments
SerieTLV1548-Q1
Numero de parteTLV1548QDBRG4Q1
Datasheet Texas Instruments TLV1548QDBRG4Q1

Convertidor analógico a digital de 10 bits de bajo voltaje para automóviles con control en serie y 8 entradas analógicas 20-SSOP -40 a 125

Hojas de datos

Low-Voltage 10-Bit Analog-to-Digital Converter w/Serial Control & 8 Analog Input datasheet
PDF, 532 Kb, Revisión: B, Archivo publicado: abr 30, 2008
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricante

Embalaje

Pin20
Package TypeDB
Industry STD TermSSOP
JEDEC CodeR-PDSO-G
Package QTY2000
CarrierLARGE T&R
Device Marking1548Q1
Width (mm)5.3
Length (mm)7.2
Thickness (mm)1.95
Pitch (mm).65
Max Height (mm)2
Mechanical DataDescargar

Paramétricos

# Input Channels8
Analog Voltage AVDD(Max)5.5 V
Analog Voltage AVDD(Min)2.7 V
ArchitectureSAR
Digital Supply(Max)5.5 V
Digital Supply(Min)2.7 V
INL(Max)1 +/-LSB
Input Range(Max)5.5 V
Input TypeSingle-Ended
Integrated FeaturesN/A
InterfaceSPI
Multi-Channel ConfigurationMultiplexed
Operating Temperature Range-40 to 125 C
Package GroupSSOP
Package Size: mm2:W x L20SSOP: 56 mm2: 7.8 x 7.2(SSOP) PKG
Power Consumption(Typ)1.05 mW
RatingAutomotive
Reference ModeExt
Resolution10 Bits
SINADN/A dB
Sample Rate (max)85kSPS SPS
Sample Rate(Max)0.085 MSPS
THD(Typ)N/A dB

Plan ecológico

RoHSObediente

Notas de aplicación

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revisión: A, Archivo publicado: nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Archivo publicado: marzo 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Linea modelo

Serie: TLV1548-Q1 (2)

Clasificación del fabricante

  • Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)