Datasheet Texas Instruments THS4031CDR — Ficha de datos

FabricanteTexas Instruments
SerieTHS4031
Numero de parteTHS4031CDR
Datasheet Texas Instruments THS4031CDR

Amplificador de retroalimentación de voltaje de bajo ruido de 100 MHz 8-SOIC 0 a 70

Hojas de datos

THS403x 100-MHz Low-Noise High-Speed Amplifiers datasheet
PDF, 1.6 Mb, Revisión: H, Archivo publicado: jun 30, 2016
Extracto del documento

Precios

Estado

Estado del ciclo de vidaActivo (Recomendado para nuevos diseños)
Disponibilidad de muestra del fabricanteNo

Embalaje

Pin8
Package TypeD
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Package QTY2500
CarrierLARGE T&R
Device Marking4031C
Width (mm)3.91
Length (mm)4.9
Thickness (mm)1.58
Pitch (mm)1.27
Max Height (mm)1.75
Mechanical DataDescargar

Paramétricos

2nd Harmonic81 dBc
3rd Harmonic81 dBc
@ MHz1
Acl, min spec gain1 V/V
Additional FeaturesN/A
ArchitectureBipolar,Voltage FB
BW @ Acl200 MHz
CMRR(Min)85 dB
CMRR(Typ)95 dB
GBW(Typ)200 MHz
Input Bias Current(Max)6000000 pA
Iq per channel(Max)10 mA
Iq per channel(Typ)8.5 mA
Number of Channels1
Offset Drift(Typ)2 uV/C
Operating Temperature Range-40 to 85,0 to 70 C
Output Current(Typ)90 mA
Package GroupSOIC
Package Size: mm2:W x L8SOIC: 29 mm2: 6 x 4.9(SOIC) PKG
Rail-to-RailNo
RatingCatalog
Slew Rate(Typ)100 V/us
Total Supply Voltage(Max)30 +5V=5, +/-5V=10
Total Supply Voltage(Min)10 +5V=5, +/-5V=10
Vn at 1kHz(Typ)1.6 nV/rtHz
Vn at Flatband(Typ)1.6 nV/rtHz
Vos (Offset Voltage @ 25C)(Max)2 mV

Plan ecológico

RoHSObediente

Kits de diseño y Módulos de evaluación

  • Evaluation Modules & Boards: THS4031EVM
    THS4031 High Speed Amplifier Evaluation Module
    Estado del ciclo de vida: Activo (Recomendado para nuevos diseños)

Notas de aplicación

  • Accurately measuring ADC driving-circuit settling time (Rev. A)
    PDF, 107 Kb, Revisión: A, Archivo publicado: mayo 18, 2015
  • Low Power Input and Reference Driver Circuit for ADS8318 and ADS8319
    PDF, 1.5 Mb, Archivo publicado: jun 24, 2009
    The one size fits all approach to operational amplifiers is not effective. Every application has its own specific requirements that must be fulfilled. Appropriate selection of the op amp that drives an analog-to-digital converter (ADC) in a low-power application is a critical step. Most available low-power op amps trade off low-power features with other parameters such as bandwidth, settling t
  • Wideband Complementary Current Output DAC Single-Ended Interface
    PDF, 597 Kb, Archivo publicado: jun 21, 2005
    High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op ampdifferential to single-ended stage has often been used. This application note steps through the exact design equations required to achieve gain matching from each output as well as a matched input impedance to each of the DA
  • Noise Analysis for High Speed Op Amps (Rev. A)
    PDF, 256 Kb, Revisión: A, Archivo publicado: enero 17, 2005
    As system bandwidths have increased an accurate estimate of the noise contribution for each element in the signal channel has become increasingly important. Many designers are not however particularly comfortable with the calculations required to predict the total noise for an op amp or in the conversions between the different descriptions of noise. Considerable inconsistency between manufactu

Linea modelo

Clasificación del fabricante

  • Semiconductors > Amplifiers > Operational Amplifiers (Op Amps) > High-Speed Op Amps (>=50MHz)